IEEE International Symposium on Integrated
Circuits and Systems (ISICAS 2024) |
Start |
End |
Duration |
Session 1
(Viceroy 1) |
Session 2
(Viceroy 2) |
Session 3
(Viceroy 3) |
Day 2 | 19 October 2024 | Saturday |
8:30 |
9:00 |
0:30 |
Welcome/Registration |
9:00 |
9:30 |
0:30 |
Visionary Keynote Talk : Implantable neural
interfaces. Applications and challenges
Distinguished Speaker: Manuel Delgado-Restituto, Past President IEEE
Circuits and Systems Society |
9:30 |
10:00 |
0:30 |
Visionary Keynote Talk : Future of Automotive
mobility
Distinguished Speaker: Amardeep Pumhani, Sr. Director, Digital IP and NXP
Semiconductors Noida Site Lead |
10:00 |
11:00 |
1:00 |
WiCASS & YP-CASS Panel Discussion :
Elevating Women and Young Engineers to Next Level of Professional
Growth
Preet Yadav, Head India Innovation Ecosystem NXP Semiconductors and Chair
IEEE CASS-CS Chapter Delhi
Ms. S Usha, Associate Professor, Sri Sairam Engineering College
Yann Deval, Professor, Bordeaux Institute of Technology
Harini Kandadai, Staff Engineer, Micron India |
11:00 |
11:30 |
0:30 |
Tea / Coffee Break (WiCAS - YPCAS) |
11:30 |
13:00 |
1:30 |
Technical Papers Session: 4A
Power Management and Data Converters |
Technical Papers Session: 4B
SoC Building Blocks |
WiCAS-YPCAS Forum talks: |
11:30 |
11:50 |
0:20 |
PID_3 : Analysis and Design of a
Self-bias Cross-coupled CMOS Rectifier to Enhance Input Power Range
[Terence, Teo Boon Chiat (Nanyang
Technological University, Singapore); Lim Wu Cong (Nanyang Technological
University, Singapore); Rabeek, S. Mohamed (Nanyang Technological University,
Singapore); Raja, M. Kumarasamy (Nanyang Technological University, Singapore);
Navaneethan, Venkadasamy (Nanyang Technological University, Singapore); Lim,
Xian Yang (Nanyang Technological University, Singapore); Siek, Liter (Nanyang
Technological University, Singapore)] |
PID_34 : A Loop-Break Decision Feedback
Equalizer for DAC/ADC-DSP-based Wireline Transceivers
[Kim, Donggeon (Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea); Choi, Yujin
(Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea); Lee, Jaewon
(Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea); Jang, Seoyoung
(Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea); Song, Sungyu
(Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea); Braendli, Matthias
(IBM Research
Europe Zurich Laboratory, Switzerland); Morf, Thomas (IBM Research
Europe Zurich Laboratory, Switzerland); Kossel, Marcel (IBM Research
Europe Zurich Laboratory, Switzerland); Francese, Pier (IBM Research
Europe Zurich Laboratory, Switzerland); Kim, Gain (Daegu Gyeongbuk
Institute of Science and Technology (DGIST), South Korea)] |
11:50 |
12:10 |
0:20 |
PID_7 : Up to 45% Faster Supply Boosted
Voltage Sense Amplifier (SBVSA); for High-Speed SRAMs
[Rachit Sharma (Indian Institute of Technology Delhi);Anuj Grover
(Indraprastha Institute of Information Technology Delhi); Ajay Shroti
Indraprastha Institute of Information Technology Delhi); Shouri Chatterjee
(Indian Institute of Technology Delhi)] |
PID_36 : A Configurable ML-KEM/Kyber
Key-Encapsulation Hardware Accelerator Architecture
[Hyunseon Kim (Inha University, Incheon, South Korea); Haesung Jung (Inha
University, Incheon, South Korea); Ardianto Satriawan (Inha University,
Incheon, South Korea); Hanho Lee (Inha University, Incheon, South Korea)] |
12:10 |
12:30 |
0:20 |
PID_9 : A 4.3 GS/s Time-Interleaved
∆Σ DAC with Temperature-Insensitive Bias and Harmonic Cancellation
for Qubit Control
[Jaeyun Park (Seoul National University of Science and Technology); Jaewon
Nam (Seoul National University of Science and Technology)] |
PID_35 : Mobile-X: Dedicated FPGA
Implementation of the MobileNet Accelerator Optimizing Depthwise Separable
Convolution
[HyeonSeok Hong (Seoul National University of Science and Technology);
DaHun Choi (Seoul National University of Science and Technology); NamJoon Kim
(Seoul National University of Science and Technology); Hyun Kim (Seoul
National University of Science and Technology)] |
12:30 |
12:50 |
0:20 |
PID_11 : A 0.6-V 4-MS/s Asynchronous
SAR ADC With 2-bit Conversion/cycle Time-Domain Comparator
[Sanghun Lee (Seoul National University of Science and Technology);
Won-Young Lee (Seoul National University of Science and Technology)] |
PID_39 : Accelerated Image Processing
through IMPLY-Based NoCarry Approximated Adders
[Fabian Seiler (TU Wien); Nima TaheriNejad (Heidelberg University and TU
Wien)] |
12:50 |
13:00 |
0:10 |
Session 4A wrap
up |
Session 4B wrap
up |
13:00 |
14:00 |
1:00 |
Lunch Break (WiCAS -
YPCAS/ Mentorship) |
14:00 |
15:30 |
1:30 |
Technical Papers Session: 5A
ADCs and Power Management |
Technical Papers Session: 5B
Compute-in-Memory and Power Management |
IEEE CASS Mentoring Program: Special focus to
WiCAS - YPCAS |
14:00 |
14:20 |
0:20 |
PID_10 : Design Methodology for Compact
Single-Channel 3-Stage Capacitor-Array-Assisted Charge-Injection DAC-Based
SAR ADC
[Chan-Ho Kye (The University of Suwon); Yu-Jin Byeon (Hanyang University);
Kyojin Choo (EPFL); Min-Seong Choo (Hanyang University)] |
PID_14 : An 11T1C
Bit-Level-Sparsity-Aware Computing-in-Memory Macro with Adaptive Conversion
Time and Computation Voltage
[Ye Lin (Nanjing University); Yuandong Li (Nanjing University); Heng Zhang
(Nanjing University); He Ma (Nanjing University); Jingjing Lv (Nanjing
University); Anying Jiang (Nanjing University); Yuan Du (Nanjing University);
Li Du (Nanjing University)] |
14:20 |
14:40 |
0:20 |
PID_16 : A 22-nA Quiescent Current,
50-mA Output-Capacitor-Less Low-Dropout Regulator With Multiple-Feedback Loop
for IoT Devices
[Raghav Bansal (IIT Delhi); Shouri Chatterjee (IIT Delhi)] |
PID_15 : CLUT-CIM: A Capacitance Lookup
Table-Based Analog Compute-in-Memory Macro with Signed-Channel Training and
Weight Updating for Nonuniform Quantization
[Fu, Yuzhao
(University of Macau, China); Li, Jixuan (University of Macau, China); Yu,
Wei-Han (University of Macau, China); Un, Ka-Fai (University of Macau,
China); Chan, Chi-hang (University of Macau, China);
Zhu, Yan (University of Macau, China); Martins, Rui (University of Macau,
China);
Mak, Pui-In (University of Macau, China)] |
14:40 |
15:00 |
0:20 |
PID_17 : A Ripple-Based Real-Time
Built-In-Resistance Compensation for Switching Battery Charger Achieving Fast
Charging
[Geuntae Park (Kyungpook National
University, Daegu, South Korea); Seongil Yeo (Kyungpook National University,
Daegu, South Korea); Chanjung Park (Kyungpook National University, Daegu,
South Korea); Kunhee Cho (Kyungpook National University, Daegu, South Korea)] |
PID_19 : A 2.5-A 3-ns-Response-Time
Calibration-Free Hybrid LDO Using Scalable Self-Clocked Stochastic Flash-ADC
for In-Loop Quantization
[Tianrui Lyu (Sun Yat-sen University); Zixin Wang (Sun Yat-sen University);
Jianping Guo (Sun Yat-sen University)] |
15:00 |
15:20 |
0:20 |
PID_47 : De-correlation and De-bias
Post-processing Circuits for True Random Number Generator
[Ruilin Zhang (Kyoto University); Haochen Zhang (Lenovo, China); Xingyu
Wang (Waseda University)
Ye Ziyang (University of Tokyo); Kunyang Liu (Kyoto University); Shinichi
Nishizawa (Waseda University)
Kiichi Niitsu (Kyoto University); Hirofumi Shinohara (Kyoto University)] |
PID_21 : An All NMOS KY-Boost Converter
with Double Injection Control for Fast Line and Load Transient Response
[Yu-Ting Hung (National Taiwan University); Chieh-Ju Tsai (National Taiwan
University); Ching-Jan Chen (National Taiwan University); Chan-Hsuan Hsu
(National Taiwan University); Chun-Yu Hsieh (NovaTek Corporation)] |
15:20 |
15:30 |
0:10 |
Session 5A wrap
up |
Session 5B wrap
up |
15:30 |
16:00 |
0:30 |
Tea / Coffee Break (WiCAS - YPCAS / mentoring program) |
16:00 |
17:30 |
1:30 |
Technical Papers Session: 6A
SoC Building Blocks |
Technical Papers Session: 6B
Digital Systems and Power Management |
Industry Fair |
16:00 |
16:20 |
0:20 |
PID_24 : Two-phase Hybrid Buck-Boost
Converter with Coupled-Inductors under ZVS Operation for USB PD Bidirectional
Conversion
[Yi-Ching Chiu (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Nan-Hsiung Tseng (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Chih-Cherng Liao (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Hao-Wen Guan (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Po-Shiun Chang (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Ke-Horng Chen (National Yang Ming Chiao Tung University, Hsinchu, Taiwan);
Kuo-Lin Zheng (Chip-GaN Power Semiconductor Corporation, Hsinchu, Taiwan);
Ying-Hsi Lin (Realtek Semiconductor Corporation, Hsinchu, Taiwan); Shian-Ru
Lin (Realtek Semiconductor Corporation, Hsinchu, Taiwan); Tsung-Yen Tsai
(Realtek Semiconductor Corporation, Hsinchu, Taiwan)] |
PID_41 : An Efficient FPGA-based
Dilated and Transposed Convolutional Neural Network Accelerator
[Wu, Tsung-Hsi (National Taiwan University); Shu, Chang (National Taiwan
University); Liu, Tsung-Te (National Taiwan University)] |
16:20 |
16:40 |
0:20 |
PID_18 : A 2 µA Iq
Passive-Ramp-Adaptive-Extended-TON Controlled Buck Converter Leveraging
Clamped Adaptive Biased Error Amplifier to Achieve DVS/Load Transient
One-Cycle Recovery Time
[Tsai, Chieh-Ju (National Taiwan University); Chen, Hsiao-Hsuan (National
Taiwan University); Chen, Ching-Jan (National Taiwan University)] |
PID_37 : RAW Images-based
Motion-assisted Object Detection Accelerator Using Deformable Parts Models
Features on 1080p Videos
[Zhang, Ling (ShanghaiTech University); Li, Haoyan (ShanghaiTech
University); Zhang, Xiangyu (ShanghaiTech University); Lou, Xin (ShanghaiTech
University)] |
16:40 |
17:00 |
0:20 |
PID_46 : Area-Delay-Energy-Efficient
Approximate Dividers based on Piecewise Linear Fitting of Surface
[Wu, Chaoyuan (Shenzhen University, Shenzhen, China); Shi, Weiwei (Shenzhen
University, Shenzhen, China); Yuan, Yida (WingSemi Technology (Shanghai),
Shanghai, China); Zou, Zhuoliang (Shenzhen University, Shenzhen, China); Mo,
Zhihong (Shenzhen University, Shenzhen, China); He, Jiangwei (Shenzhen
University, Shenzhen, China)] |
PID_38 : A Real-Time and High Precision
Hardware Implementation of RANSAC Algorithm for Visual SLAM Achieving
Mismatched Feature Point Pair Elimination
[Wenzheng He (Xi’an Jiaotong University, China); Zikuo Lu (Xi’an Jiaotong
University, China); Xin Liu (Xi’an Jiaotong University, China)
Ziwei Xu (Xi’an Jiaotong University, China); Jingshuo Zhang (Xi’an Jiaotong
University, China); Chen Yang (Xi’an Jiaotong University, China); Li Geng
(Xi’an Jiaotong University, China)] |
17:00 |
17:20 |
0:20 |
PID_42 : An FPGA-Based Transformer
Accelerator with Parallel Unstructured Sparsity Handling for
Question-Answering Applications
[Rujian Cao (University of Macau); Zhongyu Zhao (University of Macau);
Ka-Fai Un (University of Macau); Wei-Han Yu (University of Macau); Rui P.
Martins (University of Macau and Universidade de
Lisboa); Pui-In Mak (University of Macau)] |
PID_40 : High Logic Density Cyclic
Redundancy Check and Forward Error Correction Logic Sharing Encoding Circuit
for JESD204C Controller
[Peng Yin (Henan University); Hongli Chen (Henan University); Yingjun Xia
(Henan University); Jinlong Zhang (Henan University); Mingguo Liu (Henan
University); Cheng Gu (Henan University); Weizhou Hou (Henan University);
Amine Bermak (Hamad Bin Khalifa University); Fang Tang (Chongqing
University)] |
17:20 |
17:30 |
0:10 |
Session 6A wrap
up |
Session 6B wrap
up |
17:30 |
18:00 |
0:30 |
Closing Session |
|
|
|
|
|
|